

#### TOSHIBA BIPOLAR DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC

## TD7626F,TD7626FN

#### 2.7GHz FREQUENCY SYNTHESIZER FOR SATELLITE TV

 $\mathrm{TD7626F}$  and  $\mathrm{TD7626FN}$  are single-chip frequency synthesizer ICs that can be combined with a µCPU to configure an advanced-function frequency synthesizer system. TD7626FN comes in a more compact package, pitch 0.65mm.

#### **FEATURES**

• High input sensitivity  $f_{in} = 0.5 \sim 2.7 \text{GHz} : -15 \text{dBmW} (50\Omega) \text{ (Min.)}$ 

Built-in 1 / 16 prescaler

Built-in 5-level AD converter

Built-in simple comparators×3

Simple control bus (I<sup>2</sup>C bus)

Four-address selectable by address selector

Frequency divider ratio settings: 1 / 512, 1 / 1024

Built-in power-on reset circuit

Small flat package version

: TD7626F : SOP16 (1.27mm pitch) TD7626FN : SSOP16 (0.65mm pitch)

Note: These devices are easy to be damaged by high static

voltage or electric fields.

In regards to this, please handle with care.

Status after power-on reset

: OFF Band drive P7~P0 Tuning amp : ON : Low level Tuning voltage output (Vt) : 50µA Charge pump output current Reference frequency divider ratio : 1 / 512



Weight

SOP16-P-225-1.27 : 0.16g (Typ.) SSOP16-P-225-0.65B : 0.07g (Typ.)

to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.

In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..

The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk shall be made at the customer's own risk.

 The products described in this document are subject to the foreign exchange and foreign trade laws.
 The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others

The information contained herein is subject to change without notice.

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or



#### **BLOCK DIAGRAM**





### **TERMINAL FUNCTIONS**

| PIN<br>No. | PIN NAME                 | FUNCTION                                                                                                                                                                  | INTERFACE CIRCUIT                                                               |
|------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| 1          | NF                       | Compares the phase of the input R <sub>F</sub> signal against the frequency data and                                                                                      | 1 2 100Ω<br>1 100Ω<br>1 100Ω                                                    |
| 16         | Charge pump output       | feeds back its difference output from the current pump.                                                                                                                   | $\begin{array}{c c} \hline  & 50\Omega \\ \hline  & 50\Omega \end{array}$ os-sw |
| 2          | X'tal OSC <sub>in</sub>  | Crystal oscillator pins to generate the reference signal for the phase comparator. Consist of the inverter                                                                | (2)                                                                             |
| 3          | X'tal OSC <sub>out</sub> | amp.                                                                                                                                                                      | 3 20Ω 9.9kΩ100Ω                                                                 |
| 4          | SDA                      | Normally used as input / output pins for the I <sup>*</sup> C bus serial data. In TEST mode, used as the input pin for the signal to be compared by the phase comparator. | 4 20Ω 1kΩ Cyaii Cya 6                                                           |
| 5          | SCL                      | Normally used as the I <sup>2</sup> C bus serial clock input. In TEST mode, used to input the reference signal of the phase comparator.                                   | (3) 1kΩ (3) (6) (1) (1) (1) (1) (1) (1) (1) (1) (1) (1                          |
| 6          | P7                       | Output can be controlled by setting the band switch data. The circuit configuration is open                                                                               | 6<br>8 3kΩ COMP                                                                 |
| 8          | P5                       | collector output. Each pin has a built-in comparator. The status of the comparator can be checked in READ mode.                                                           | 9 70κΩ                                                                          |
| 9          | P4                       | In TEST mode, P7 is a counter output which allows counter operation to be checked.                                                                                        |                                                                                 |

| PIN<br>No. | PIN NAME                                    | FUNCTION                                                                                                                                                                                                                                                                                                                                                     | INTERFACE CIRCUIT                                   |
|------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| 7          | P6                                          | Output can be controlled by setting the band switch data. The circuit configuration is open collector output. An A / D converter is built in. In READ mode, five levels of applied voltage can be read. In TEST mode, outputs the reference signal derived by dividing the crystal OSC signal by the set divider ratio. This allows operation to be checked. | $7$ $3k\Omega$ ADC $70k\Omega$                      |
| 10         | P3                                          | Basically used as the address setting pin. The sub-address can be changed by applied voltage. Can be used as a band switch as well, but incorporates resistance $(12k\Omega)$ for limiting current.                                                                                                                                                          | $\frac{3k\Omega}{10}$ Address $70k\Omega$           |
| 11         | P0                                          | Output can be controlled by setting the band switch data. Incorporates resistance $(12k\Omega)$ for limiting current. (Can also be used for setting the prescaler in TEST mode.) (Open collector output)                                                                                                                                                     | $3k\Omega$ TEST $12k\Omega$ $70k\Omega$             |
| 12         | V <sub>CC</sub>                             | Power supply pin                                                                                                                                                                                                                                                                                                                                             | _                                                   |
| 13<br>14   | R <sub>F</sub> input<br>R <sub>F</sub> bias | Prescaler input pins. The circuit configuration is differential input. Differential reference bias pin 14 has a built-in 15pF capacitor.                                                                                                                                                                                                                     | (3) 500Ω 500Ω 1 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 |
| 15         | GND                                         | Ground pin                                                                                                                                                                                                                                                                                                                                                   |                                                     |



### MAXIMUM RATINGS (Ta = 25°C)

| CHARACTERISTIC        | SYMBOL           | RATING   | UNIT |
|-----------------------|------------------|----------|------|
| Supply Voltage 1      | V <sub>CC1</sub> | 6.0      | V    |
| Power Dissipation     | P <sub>D</sub>   | (Note 1) | mW   |
| Operating Temperature | T <sub>opr</sub> | -20~85   | °C   |
| Storage Temperature   | T <sub>stg</sub> | -55~150  | °C   |

Note 1: F-type: 540mW, FN-type: 560mW

Note 2: When using the device at temperatures higher than 25°C, maximum power dissipation decreases for every 1°C as follows: 4.3mW with F-type: 4.5mW with FN-type.

Note 3: Do not set the port pins (Pins 6, 7, 8, 9, 10, and 11) at or lower than the level of the GND pin.

Note 4: These devices are easy to be damaged by high static voltage or electric fields.

In regards to this, please handle with care.

#### **RECOMMENDED SUPPLY VOLTAGE**

| PIN<br>No. | PIN NAME        | MIN | TYP. | MAX | UNIT     |
|------------|-----------------|-----|------|-----|----------|
| 12         | V <sub>CC</sub> | 4.5 | 5.0  | 5.5 | <b>V</b> |



# ELECTRICAL CHARACTERISTICS (Unless otherwise stated, $V_{CC}$ = 5V, Ta = 25°C) AC CHARACTERISTICS

| CHARACTERISTIC                  | SYMBOL             | TEST<br>CIR-<br>CUIT | TEST CONDITION                                                                     | MIN | TYP. | MAX  | UNIT              |
|---------------------------------|--------------------|----------------------|------------------------------------------------------------------------------------|-----|------|------|-------------------|
| Supply Current                  | I <sub>CC1</sub>   | 1                    | Band switch : OFF<br>OS : [ 1]                                                     | 20  | 35   | 52   | mA                |
| Prescaler Input Sensitivity     | V <sub>in</sub>    | 2                    | f = 500~2700MHz                                                                    | -15 | _    | +3   | dBmW              |
| Logic Input High Voltage        | V <sub>IH</sub>    |                      | Logic pins (SDA, SCL)                                                              | 3.0 | _    | _    |                   |
| Logic Input Low Voltage         | $V_{IL}$           | 3                    | In the test circuit, transfer P5 data and determine reception from the lighting of | _   | _    | 0.8  | V                 |
| Logic Output High Voltage       | $V_{OH}$           | 3                    | the LED lamp.<br>Measure the output using a logic                                  | 3.8 | _    | _    | V                 |
| Logic Output Low Voltage        | $V_{OL}$           |                      | analyzer.                                                                          | _   | _    | 0.5  |                   |
| Logic Input High Current        | I <sub>IH</sub>    | 3                    | Apply 5V to input pin.                                                             | _   | _    | 10   | μA                |
| Logic Input Low Current         | $I_{OL}$           | 3                    | Apply 0V to input pin.                                                             | _   | _    | -20  | μΛ                |
| External OSC Input Amplitude    | OSC <sub>in</sub>  | 3                    | OSCin (Pin 2)                                                                      |     | _    | 1000 | MV <sub>p-p</sub> |
| OSC Operating Frequency         | OSC <sub>fin</sub> | 3                    | Pins 2, 3                                                                          | 3.0 | 4.0  | 4.5  | MHz               |
| Crystal Negative Resistance     | $X_{tR}$           | 3                    | TEST mode, frequency divided crystal signal output, P6 monitor                     | _   | 1.5  | _    | kΩ                |
| Output Port Flow Current        | IPin               | 3                    | P4, P5, P6, P7                                                                     | 5   | _    | _    | mA                |
| Output Port Leakage Current     | IP <sub>lk</sub>   | 3                    | Apply 12V as pull-up voltage.                                                      | _   | _    | 10   | μΑ                |
| Output Port Built-In Resistance | R <sub>port</sub>  | _                    | P0 and P3                                                                          | _   | 12   | _    | kΩ                |
| Output Port MAX Voltage         | V <sub>port</sub>  | _                    | P0, P3, P4, P5, P6, P7                                                             | _   | _    | 13.2 | V                 |
| A / D Converter Input Voltage   | V <sub>ADC</sub>   | _                    | P6                                                                                 | 0.0 | _    | 13.2 | V                 |
| Comparator Pin Input Voltage    | V <sub>CMP</sub>   | 3                    | P4, P5, and P7                                                                     | 0.0 | _    | 13.2 | V                 |
| Comparator High Voltage         | V <sub>HCMP</sub>  | 3                    | P4, P5, and P7                                                                     | 2.0 | _    | 13.2 | V                 |
| Comparator Low Voltage          | V <sub>LCMP</sub>  | 3                    | P4, P5, and P7                                                                     | 0.0 | _    | 8.0  | V                 |
| Charge Pump Output Current      | Lua                |                      | CP: [0]                                                                            | _   | 50   | _    | μA                |
| Charge Fullip Output Gullent    | I <sub>chg0</sub>  | _                    | CP: [1]                                                                            | _   | 170  |      | μΑ                |



#### **DATA FORMAT**

#### a) WRITE MODE

|   | BYTE             | MSB            |                 |                 |                 |                 |                 |                | LSB            |         |
|---|------------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|---------|
| 1 | ADDRESS Byte     | 1              | 1               | 0               | 0               | 0               | MA1             | MA0            | R/W=0          | ACK     |
| 2 | DIVIDER Byte (1) | 0              | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 2 <sup>11</sup> | 2 <sup>10</sup> | 2 <sup>9</sup> | 28             | ACK     |
| 3 | DIVIDER Byte (2) | 2 <sup>7</sup> | 2 <sup>6</sup>  | 2 <sup>5</sup>  | 2 <sup>4</sup>  | 2 <sup>3</sup>  | 22              | 2 <sup>1</sup> | 2 <sup>0</sup> | ACK (L) |
| 4 | CONTROL Byte     | 1              | СР              | T <sub>1</sub>  | T <sub>0</sub>  | TS2             | TS1             | TS0            | os             | ACK     |
| 5 | BAND SW Byte     | P7             | P6              | P5              | P4              | P3              | Х               | Х              | P0             | ACK (L) |

(L) : DATA LATCH × : DON'T Care ACK : Acknowledgment

#### b) READ MODE

| BYTE |              | MSB |    |     |     |     |                |                | LSB            |     |
|------|--------------|-----|----|-----|-----|-----|----------------|----------------|----------------|-----|
| 1    | ADDRESS Byte | 1   | 1  | 0   | 0   | 0   | MA1            | MA0            | R/W=1          | ACK |
| 2    | STATUS Byte  | 0   | FL | IP7 | IP5 | IP4 | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | ACK |

ACK: Acknowledgment

#### **DATA DETAILS**

• MA1, MA0 :Programmable address bits (Indicate applied voltage of pin 10 and corresponding address setting.)

| ADDRESS PIN APPLIED VOLTAGE              | MA1 | MA0 |
|------------------------------------------|-----|-----|
| 0~0.2×V <sub>CC</sub>                    | 0   | 0   |
| 0.3×V <sub>CC</sub> ~0.7×V <sub>CC</sub> | 1   | 0   |
| 0~V <sub>CC</sub>                        | 0   | 1   |
| 0.8×V <sub>CC</sub> ~V <sub>CC</sub>     | 1   | 1   |

• CP : Charge pump current setting

[0] : 50μA (Typ.) [1] : 170μA (Typ.)

• T<sub>1</sub> : Test mode switching

[0] : NORMAL mode [1] : TEST mode

• T<sub>0</sub> :Charge pump control setting

[0] : Charge pump ON[1] : Charge pump OFF

## **TOSHIBA**

• TS2, TS1, TS0: TEST mode settings

| CHARACTE               | CHARACTERISTIC |   | TS2 | TS1 | TS0 | FREQUENCY<br>DIVIDER RATIO | REMARKS                                                                   |
|------------------------|----------------|---|-----|-----|-----|----------------------------|---------------------------------------------------------------------------|
| Normal State           |                | 0 | ×   | ×   | 0   | 1 / 1024                   | _                                                                         |
| Normal State           |                | 0 | ×   | ×   | 1   | 1 / 512                    | _                                                                         |
| Charge Pump            | Sink           | 1 | 1   | 0   | 0   | 1 / 1024                   | FL = 0 : Charge pump output sink side only on                             |
| Charge Fullip          | Source         | 1 | 1   | 0   | 1   | 1 / 512                    | FL = 1 : Charge pump output source side only on                           |
| Output Port OF         | F              | 1 | 1   | 1   | 0   | 1 / 1024                   | P7~P4 = OFF                                                               |
| Phase Comparator Test  |                | 1 | 1   | 1   | 1   | 1 / 512                    | SDA: Input of signal to be compared SCL: Reference signal input           |
| Crystal Divider Counte |                | 1 | 0   | ×   | 0   | 1 / 1024                   | P6 : Crystal divider output<br>P7 : Counter output (1 / 16×32×count data) |
| Output                 |                | 1 | 0   | ×   | 1   | 1 / 512                    | P0 : Prescaler settings ··· [0] : ON [1] : OFF P7~P4 = OFF                |

#### ×: DON'T Care

• OS : Tuning amp control settings

[0] : Tuning on (Normal state)

[1] : Tuning off (Fixes charge pump output at 0.0~0.2V)

: Lock detect flag • FL

[0] : Unlocked [1] : Locked

• IP7, IP5, IP4 : Comparator output (P7, P5, P4)

[0] : Applied voltage......0.0~0.8V [1] : Applied voltage......2.0~13.2V

• A2, A1, A0 : 5-level A / D converter (P6)

| ADC PIN APPLIED VOLTAGE                    | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> |
|--------------------------------------------|----------------|----------------|----------------|
| 0.60×V <sub>CC</sub> ~13.2V                | 1              | 0              | 0              |
| 0.45×V <sub>CC</sub> ~0.60×V <sub>CC</sub> | 0              | 1              | 1              |
| 0.30×V <sub>CC</sub> ~0.45×V <sub>CC</sub> | 0              | 1              | 0              |
| 0.15×V <sub>CC</sub> ~0.30×V <sub>CC</sub> | 0              | 0              | 1              |
| 0~0.15×V <sub>CC</sub>                     | 0              | 0              | 0              |



## I<sup>2</sup>C BUS CONTROLLED FORMAT SUMMARY

Bus controlled format of TD7626F, TD7626FN are based on I<sup>2</sup>C Bus Control format of Philips.

Data transfer format



S : Start conditions P : Stop conditions A : Acknowledge

(1) Start condition and stop condition



(2) Bit transfer



(3) Acknowledgement



(4) Slave addresses

| A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | $R/\overline{W}$ |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|------------------|
| 1              | 1              | 0              | 0              | 0              | Х              | Х              | 0                |

Purchase of TOSHIBA  $I^2C$  components conveys a license under the Philips  $I^2C$  Patent Rights to use these components in an  $I^2C$  system, provided that the system conforms to the  $I^2C$  Standard Specification as defined by Philips.



#### **TEST CIRCUIT 1**



Note 1: Band switch...OFF, tuning amp...OFF

#### **TEST CIRCUIT 2**



Note 2: See TEST mode settings (Counter output)



#### **TEST CIRCUIT 3**



#### **TEST CIRCUIT 4**



Note 3: Phase comparator input level





#### **EXAMPLE OF FREQUENCY SYNTHESIZER APPLICATION CIRCUIT**



#### **PACKAGE DIMENSIONS**

SOP16-P-225-1.27 Unit: mm



Weight: 0.16g (Typ.)

#### **PACKAGE DIMENSIONS**



Weight: 0.07g (Typ.)